RFM products are now Murata products. **RX5500** # 433.92 MHz Hybrid Receiver SM-20L Case - Designed for Short-Range Wireless Control Applications - 3 V, Low Current Operation plus Sleep Mode - Characterized for Automotive Applications - · High EMI Rejection Capability - Complies with Directive 2002/95/EC (RoHS) The RX5500 hybrid receiver is ideal for short-range wireless control applications where robust operation, small size, low power consumption and low cost are required. The RX5500 employs Murata's amplifier-sequenced hybrid (ASH) architecture to achieve this unique blend of characteristics. All critical RF functions are contained in the hybrid, simplifying and speeding design-in. The RX5500 is sensitive and stable. A wide dynamic range log detector provides robust performance in the presence of on-channel interference or noise. Two stages of SAW filtering provide excellent receiver out-of-band rejection. The RX5500 generates virtually no RF emissions, facilitating compliance with ETSI I-ETS 300 220 and similar regulations. #### **Absolute Maximum Ratings** | Rating | Value | Units | |----------------------------------------------------|--------------|-------| | Power Supply and All Input/Output Pins | -0.3 to +4.0 | V | | Non-Operating Case Temperature | -50 to +100 | °C | | Soldering Temperature (10 seconds / 5 cycles max.) | 260 | °C | #### **Electrical Characteristics** | Characteristic | Sym | Notes | Minimum | Typical | Maximum | Units | |-----------------------------------------------------|----------------|-------|---------|-----------|---------|-------| | Operating Frequency | f <sub>o</sub> | | 433.72 | | 434.12 | MHz | | Modulation Types | | | | OOK & ASK | | | | Data Rate | | | | | 19.2 | kbps | | Receiver Performance, High Sensitivity Mode | | | | | | | | Sensitivity, 1.2 kbps, 10-3 BER, AM Test Method | | 1 | | -110.5 | | dBm | | Sensitivity, 1.2 kbps, 10-3 BER, Pulse Test Method | | 1 | | -104.5 | | dBm | | Current, 1.2 kbps (R <sub>PR</sub> = 330 K) | | 2 | | 2.9 | | mA | | Sensitivity, 2.4 kbps, 10-3 BER, AM Test Method | | 1 | | -109 | | dBm | | Sensitivity, 2.4 kbps, 10-3 BER, Pulse Test Method | | 1 | | -103 | | dBm | | Current, 2.4 kbps (R <sub>PR</sub> = 330 K) | | 2 | | 3.0 | | mA | | Sensitivity, 19.2 kbps, 10-3 BER, AM Test Method | | 1 | | -105 | | dBm | | Sensitivity, 19.2 kbps, 10-3 BER, Pulse Test Method | | 1 | | -99 | | dBm | | Current, 19.2 kbps | | | | 3.1 | | mA | | Receiver Performance, Low Current Mode | | | | | | | | Sensitivity, 1.2 kbps, 10-3 BER, AM Test Method | | 1 | | -104 | | dBm | | Sensitivity, 1.2 kbps, 10-3 BER, Pulse Test Method | | 1 | | -98 | | dBm | | Current, 1.2 kbps (R <sub>PR</sub> = 2000 K) | | 2 | | 1.65 | | mA | #### Electrical Characteristics (typical values given for 3.0 Vdc power supply, 25 °C) | Characteristic | Sym | Notes | Minimum | Typical | Maximum | Units | |----------------------------------------|------------------|-------|---------|---------|---------|------------| | Receiver Out-of-Band Rejection, ±5% fo | R <sub>±5%</sub> | 3 | | 80 | | dB | | Receiver Ultimate Rejection | R <sub>ULT</sub> | 3 | | 100 | | dB | | Sleep Mode Current | I <sub>S</sub> | | | 0.7 | | μΑ | | Power Supply Voltage Range | V <sub>CC</sub> | | 2.2 | | 3.7 | Vdc | | Power Supply Voltage Ripple | | | | | 10 | $mV_{P-P}$ | | Ambient Operating Temperature | T <sub>A</sub> | | -40 | | 85 | °C | #### CAUTION: Electrostatic Sensitive Device. Observe precautions for handling. Notes: - Typical sensitivity data is based on a 10<sup>-3</sup> bit error rate (BER), using DC-balanced data. There are two test methods commonly used to measure OOK/ASK receiver sensitivity, the "100% AM" test method and the "Pulse" test method. Sensitivity data is given for both test methods. See Appendix 3.8 in the *ASH Transceiver Designer's Guide* for the details of each test method, and for sensitivity curves for a 2.2 to 3.7 V supply voltage range at five operating temperatures. The application/test circuit and component values are shown on the next page and in the *Designer's Guide*. At low data rates it is possible to adjust the ASH pulse generator to trade-off some receiver sensitivity for lower operating current. Sensitivity data and receiver current are given at 1.2 kbps for both high sensitivity operation (R<sub>PR</sub> = 330 K) and low current operation (R<sub>PR</sub> = 2000 K). - 2. - Data is given with the ASH radio matched to a 50 ohm load. Matching component values are given on the next page. See Table 1 on Page 8 for additional information on ASH radio event timing. #### **ASH Transceiver Pin Out** #### SM-20L Package Drawing | Dimension | | mm | | Inches | | | | |-----------|--------|--------|--------|--------|------|------|--| | Dimonolon | Min | Nom | Max | Min | Nom | Max | | | Α | 10.795 | 10.922 | 11.049 | .425 | .430 | .435 | | | В | 9.525 | 9.652 | 9.779 | .375 | .380 | .385 | | | С | 1.778 | 1.905 | 2.032 | .070 | .075 | .080 | | | D | 3.048 | 3.175 | 3.302 | .120 | .125 | .130 | | | E | 0.381 | 0.508 | 0.635 | .015 | .020 | .025 | | | F | 0.889 | 1.016 | 1.143 | .035 | .040 | .045 | | | G | 3.175 | 3.302 | 3.429 | .125 | .130 | .135 | | | Н | 1.778 | 1.905 | 2.032 | .070 | .075 | 0.80 | | #### Receiver Set-Up, 3.0 Vdc, -40 to +85 °C | Item | Symbol | оок | оок | ASK | Units | Notes | |---------------------------|-------------------|------------|------------|------------|-------|----------------------| | Nominal NRZ Data Rate | DR <sub>NOM</sub> | 1.2 | 2.4 | 19.2 | kbps | see page 1& 2 | | Minimum Signal Pulse | SP <sub>MIN</sub> | 833.33 | 416.67 | 52.08 | μs | single bit | | Maximum Signal Pulse | SP <sub>MAX</sub> | 3333.33 | 1666.68 | 208.32 | μs | 4 bits of same value | | BBOUT Capacitor | C <sub>BBO</sub> | 0.2 | 0.1 | 0.015 | μF | ±10% ceramic | | BBOUT Resistor | R <sub>BBO</sub> | 12 | 12 | 0 | K | ±5% | | LPFAUX Capacitor | C <sub>LPF</sub> | 0.01 | 0.0047 | - | μF | ±5% | | LPFADJ Resistor | R <sub>LPF</sub> | 330 | 300 | 100 | K | ±5% | | RREF Resistor | R <sub>REF</sub> | 100 | 100 | 100 | K | ±1% | | THLD1 Resistor | R <sub>TH1</sub> | 0 | 0 | 0 | K | ±1%, typical values | | PRATE Resistor | R <sub>PR</sub> | 330 | 330 | 330 | K | ±5% | | PWIDTH Resistor | R <sub>PW</sub> | 270 to GND | 270 to GND | 270 to GND | K | ±5% | | DC Bypass Capacitor | C <sub>DCB</sub> | 4.7 | 4.7 | 4.7 | μF | tantalum | | RF Bypass Capacitor 1 | C <sub>RFB1</sub> | 100 | 100 | 100 | pF | ±5% NPO | | Antenna Tuning Inductor | L <sub>AT</sub> | 56 | 56 | 56 | nH | 50 ohm antenna | | Shunt Tuning/ESD Inductor | L <sub>ESD</sub> | 220 | 220 | 220 | nH | 50 ohm antenna | ### **ASH Receiver Theory of Operation** #### Introduction Murata's RX5500 series amplifier-sequenced hybrid (ASH) receivers are specifically designed for short-range wireless control and data communication applications. The receivers provide robust operation, very small size, low power consumption and low implementation cost. All critical RF functions are contained in the hybrid, simplifying and speeding design-in. The ASH receiver can be readily configured to support a wide range of data rates and protocol requirements. The receiver features virtually no RF emissions, making it easy to certify to short-range (unlicensed) radio regulations. #### **Amplifier-Sequenced Receiver Operation** The ASH receiver's unique feature set is made possible by its system architecture. The heart of the receiver is the amplifier-sequenced receiver section, which provides more than 100 dB of stable RF and detector gain without any special shielding or decoupling provisions. Stability is achieved by distributing the total RF gain over *time*. This is in contrast to a superheterodyne receiver, which achieves stability by distributing total RF gain over multiple frequencies. Figure 1 shows the basic block diagram and timing cycle for an amplifier-sequenced receiver. Note that the bias to RF amplifiers RFA1 and RFA2 are independently controlled by a pulse generator, and that the two amplifiers are coupled by a surface acoustic wave (SAW) delay line, which has a typical delay of 0.5 µs. An incoming RF signal is first filtered by a narrow-band SAW filter, and is then applied to RFA1. The pulse generator turns RFA1 ON for 0.5 µs. The amplified signal from RFA1 emerges from the SAW delay line at the input to RFA2. RFA1 is now switched OFF and RFA2 is switched ON for 0.55 µs, amplifying the RF signal further. The ON time for RFA2 is usually set at 1.1 times the ON time for RFA1, as the filtering effect of the SAW delay line stretches the signal pulse from RFA1 somewhat. As shown in the timing diagram, RFA1 and RFA2 are never on at the same time, assuring excellent receiver stability. Note that the narrow-band SAW filter eliminates sampling sideband responses outside of the receiver passband, and the SAW filter and delay line act together to provide very high receiver ultimate rejection. Amplifier-sequenced receiver operation has several interesting characteristics that can be exploited in system design. The RF amplifiers in an amplifier-sequenced receiver can be turned on and off almost instantly, allowing for very quick power-down (sleep) and wake-up times. Also, both RF amplifiers can be off between ON sequences to trade-off receiver noise figure for lower average current consumption. The effect on noise figure can be modeled as if RFA1 is on continuously, with an attenuator placed in front of it with a loss equivalent to $10*log_{10}(RFA1)$ duty factor), where the duty factor is the average amount of time RFA1 is ON (up to 50%). Figure 1 #### RX5500 Series ASH Receiver Block Diagram CNTRL1 CNTRLO VCC1: Pin 2 VCC2: Pin 16 18 GND1: Pin 1 GND2: Pin 10 Powe Down GND3: Pin 19 **Bias Control** Control RREF: Pin 11 CMPIN: Pin 6 NC: Pin 4 Antenna Log ▶ BBOUT RFIO SAW SAW Low-Pass RFA RFA2 Dete BB Delay Line Filter DS1 RXDATA FSD LPFADJ 9 Choke Ref Thld Threshold Control Pulse Generator PRATE 14 15 PWIDTH Figure 2 Since an amplifier-sequenced receiver is inherently a sampling receiver, the overall cycle time between the start of one RFA1 ON sequence and the start of the next RFA1 ON sequence should be set to sample the narrowest RF data pulse at least 10 times. Otherwise, significant edge jitter will be added to the detected data pulse. #### **RX5500 Series ASH Receiver Block Diagram** Figure 2 is the general block diagram of the RX5500 series ASH receiver. Please refer to Figure 2 for the following discussions. #### **Antenna Port** The only external RF components needed for the receiver are the antenna and its matching components. Antennas presenting an impedance in the range of 35 to 72 ohms resistive can be satisfactorily matched to the RFIO pin with a series matching coil and a shunt matching/ESD protection coil. Other antenna impedances can be matched using two or three components. For some impedances, two inductors and a capacitor will be required. A DC path from RFIO to ground is required for ESD protection. #### Receiver Chain The output of the SAW filter drives amplifier RFA1. The output of RFA1 drives the SAW delay line, which has a nominal delay of 0.5 $\mu$ s. The second amplifier, RFA2, provides 51 dB of gain below saturation. The output of RFA2 drives a full-wave detector with 19 dB of threshold gain. The onset of saturation in each section of RFA2 is detected and summed to provide a logarithmic response. This is added to the output of the full-wave detector to produce an overall detector response that is square law for low signal levels, and transitions into a log response for high signal levels. This combination provides excellent threshold sensitivity and more than 70 dB of detector dynamic range. In combination with the 30 dB of AGC range in RFA1, more than 100 dB of receiver dynamic range is achieved. The detector output drives a gyrator filter. The filter provides a three-pole, 0.05 degree equiripple low-pass response with excellent group delay flatness and minimal pulse ringing. The 3 dB bandwidth of the filter can be set from 4.5 kHz to 1.8 MHz with an external resistor. The filter is followed by a base-band amplifier which boosts the detected signal to the BBOUT pin. When the receiver RF amplifiers are operating at a 50%-50% duty cycle, the BBOUT signal changes about 10 mV/dB, with a peak-to-peak signal level of up to 685 mV. For lower duty cycles, the mV/dB slope and peak-to-peak signal level are proportionately less. The detected signal is riding on a 1.1 Vdc level that varies somewhat with supply voltage, temperature, etc. BBOUT is coupled to the CMPIN pin or to an external data recovery process (DSP, etc.) by a series capacitor. The correct value of the series capacitor depends on data rate, data run length, and other factors as discussed in the *ASH Transceiver Designer's Guide*. When the receiver is placed in the power-down (sleep) mode, the output impedance of BBOUT becomes very high. This feature helps preserve the charge on the coupling capacitor to minimize data slicer stabilization time when the receiver switches out of the sleep mode. #### **Data Slicers** The CMPIN pin drives data slicer DS1, which convert the analog signal from BBOUT back into a digital stream. Data slicer DS1 is a capacitively-coupled comparator with provisions for an adjustable threshold. The threshold, or squelch, offsets the comparator's slicing level from 0 to 90 mV, and is set with a resistor between the RREF and THLD1 pins. This threshold allows a trade-off between receiver sensitivity and output noise density in the no-signal condition. For best sensitivity, the threshold is set to 0. In this case, noise is output continuously when no signal is present. This, in turn, requires the circuit being driven by the RXDATA pin to be able to process noise (and signals) continuously. This can be a problem if RXDATA is driving a circuit that must "sleep" when data is not present to conserve power, or when it its necessary to minimize false interrupts to a multitasking processor. In this case, noise can be greatly reduced by increasing the threshold level, but at the expense of sensitivity. The best 3 dB bandwidth for the low-pass filter is also affected by the threshold level setting of DS1. The bandwidth must be increased as the threshold is increased to minimize data pulse-width variations with signal amplitude. #### Receiver Pulse Generator and RF Amplifier Bias The receiver amplifier-sequence operation is controlled by the Pulse Generator & RF Amplifier Bias module, which in turn is controlled by the PRATE and PWIDTH input pins, and the Power Down (sleep) Control Signal from the Bias Control function. In the low data rate mode, the interval between the falling edge of one RFA1 ON pulse to the rising edge of the next RFA1 ON pulse tPRI is set by a resistor between the PRATE pin and ground. The interval can be adjusted between 0.1 and 5 $\mu s$ . In the high data rate mode (selected at the PWIDTH pin) the receiver RF amplifiers operate at a nominal 50%-50% duty cycle. In this case, the start-to-start period tPRC for ON pulses to RFA1 are controlled by the PRATE resistor over a range of 0.1 to 1.1 $\mu s$ . In the low data rate mode, the PWIDTH pin sets the width of the ON pulse $t_{PW1}$ to RFA1 with a resistor to ground (the ON pulse width $t_{PW2}$ to RFA2 is set at 1.1 times the pulse width to RFA1 in the low data rate mode). The ON pulse width $t_{PW1}$ can be adjusted between 0.55 and 1 $\mu s$ . However, when the PWIDTH pin is connected to Vcc through a 1 M resistor, the RF amplifiers operate at a nominal 50%-50% duty cycle, facilitating high data rate operation. In this case, the RF amplifiers are controlled by the PRATE resistor as described above. Both receiver RF amplifiers are turned off by the Power Down Control Signal, which is invoked in the sleep mode. #### **Receiver Mode Control** The receiver operating modes – receive and power-down (sleep), are controlled by the Bias Control function, and are selected with the CNTRL1 and CNTRL0 control pins. Setting CNTRL1 and CNTRL0 both high place the unit in the receive mode. Setting CNTRL1 and CNTRL0 both low place the unit in the power-down (sleep) mode. CNTRL1 and CNTRL0 are CMOS compatible inputs. These inputs must be held at a logic level; they cannot be left unconnected. #### **Receiver Event Timing** Receiver event timing is summarized in Table 1. Please refer to this table for the following discussions. #### **Turn-On Timing** The maximum time $t_{PR}$ required for the receive function to become operational at turn on is influenced by two factors. All receiver circuitry will be operational 5 ms after the supply voltage reaches 2.2 Vdc. The BBOUT-CMPIN coupling-capacitor is then DC stabilized in 3 time constants $(3^*_{BBC})$ . The total turn-on time to stable receiver operation for a 10 ms power supply rise time is: $t_{PR} = 15 \text{ ms} + 3 t_{BBC}$ #### Sleep and Wake-Up Timing The maximum transition time from the receive mode to the power-down (sleep) mode $t_{RS}$ is 10 $\mu s$ after CNTRL1 and CNTRL0 are both low (1 $\mu s$ fall time). The maximum transition time $t_{SR}$ from the sleep mode to the receive mode is $3^*t_{BBC}$ , where $t_{BBC}$ is the BBOUT-CMPIN coupling-capacitor time constant. When the operating temperature is limited to 60 °C, the time required to switch from sleep to receive is dramatically less for short sleep times, as less charge leaks away from the BBOUT- CMPIN coupling capacitor. #### **Pulse Generator Timing** In the low data rate mode, the interval $t_{PRI}$ between the falling edge of an ON pulse to the first RF amplifier and the rising edge of the next ON pulse to the first RF amplifier is set by a resistor $R_{PR}$ between the PRATE pin and ground. The interval can be adjusted between 0.1 and 5 $\mu$ s with a resistor in the range of 51 K to 2000 K. The value of the $R_{PR}$ is given by: $R_{PR}$ = 404\* $t_{PRI}$ + 10.5, where $t_{PRI}$ is in $\mu$ s, and $R_{PR}$ is in kilohms In the high data rate mode (selected at the PWIDTH pin) the receiver RF amplifiers operate at a nominal 50%-50% duty cycle. In this case, the period $t_{\mbox{\footnotesize{PRC}}}$ from the start of an ON pulse to the first RF amplifier to the start of the next ON pulse to the first RF amplifier is controlled by the PRATE resistor over a range of 0.1 to 1.1 $\mu s$ using a resistor of 11 K to 220 K. In this case $R_{\mbox{\footnotesize{PR}}}$ is given by: $R_{PR}$ = 198\* $t_{PRC}$ - 8.51, where $t_{PRC}$ is in $\mu s$ and $R_{PR}$ is in kilohms In the low data rate mode, the PWIDTH pin sets the width of the ON pulse to the first RF amplifier $t_{PW1}$ with a resistor $R_{PW}$ to ground (the ON pulse width to the second RF amplifier $t_{PW2}$ is set at 1.1 times the pulse width to the first RF amplifier in the low data rate mode). The ON pulse width $t_{PW1}$ can be adjusted between 0.55 and 1 $\mu s$ with a resistor value in the range of 200 K to 390 K. The value of $R_{PW}$ is given by: $R_{PW}$ = 404\* $t_{PW1}$ - 18.6, where $t_{PW1}$ is in $\mu s$ and $R_{PW}$ is in kilohms However, when the PWIDTH pin is connected to Vcc through a 1 M resistor, the RF amplifiers operate at a nominal 50%-50% duty cycle, facilitating high data rate operation. In this case, the RF amplifiers are controlled by the PRATE resistor as described above. #### **LPF Group Delay** The low-pass filter group delay is a function of the filter 3 dB bandwidth, which is set by a resistor $R_{LPF}$ to ground at the LPFADJ pin. The minimum 3 dB bandwidth $f_{LPF}$ = 1445/ $R_{LPF}$ , where $f_{LPF}$ is in kHz, and $R_{LPF}$ is in kilohms. The maximum group delay $t_{FGD}$ = 1750/ $f_{LPF}$ = 1.21\* $R_{LPF}$ , where $t_{FGD}$ is in $\mu$ s, $f_{LPF}$ in kHz, and $R_{LPF}$ in kilohms. # Receiver Event Timing, 3.0 Vdc, -40 to +85°C To Be Discontinued | Event | Symbol | Time | Min/<br>Max | Test Conditions | Notes | |---------------------------|------------------|----------------------------|-------------|------------------------------------------------------|-------------------------------------------| | Turn On to Receive | t <sub>PR</sub> | 3*t <sub>BBC</sub> + 15 ms | max | 10 ms supply voltage rise time | time until receiver operational | | Sleep to RX | t <sub>SR</sub> | 3*t <sub>BBC</sub> | max | 1 μs CNTRL0/CNTROL 1 rise times | time until receiver operational | | RX to Sleep | t <sub>RS</sub> | 10 µs | max | 1 μs CNTRL0/CNTROL 1 fall times | time until receiver is in power-down mode | | PRATE Interval | t <sub>PRI</sub> | 0.1 to 5 μs | range | low data rate mode | user selected mode | | PWIDTH RFA1 | t <sub>PW1</sub> | 0.55 to 1 μs | range | low data rate mode | user selected mode | | PWIDTH RFA2 | t <sub>PW2</sub> | 1.1*t <sub>PW1</sub> | range | low data rate mode | user selected mode | | PRATE Cycle | t <sub>PRC</sub> | 0.1 to 1.1 μs | range | high data rate mode | user selected mode | | PWIDTH High (RFA1 & RFA2) | t <sub>PWH</sub> | 0.05 to 0.55 µs | range | high data rate mode | user selected mode | | LPF Group Delay | t <sub>FGD</sub> | 1750/f <sub>LPF</sub> | max | t <sub>FGD</sub> in μs, f <sub>LPF</sub> in kHz | user selected | | LPF 3 dB Bandwidth | $f_{LPF}$ | 1445/R <sub>LPF</sub> | min | f <sub>LPF</sub> in kHz, R <sub>LPF</sub> in kilohms | user selected | | BBOUT-CMPIN Time Constant | t <sub>BBC</sub> | 0.064*C <sub>BBO</sub> | min | t <sub>BBC</sub> in μs, C <sub>BBO</sub> in pF | user selected | Table 1 #### **Pin Descriptions** | Pin | Name | Description | |-----|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | GND1 | GND1 is the RF ground pin. GND2 and GND3 should be connected to GND1 by short, low-inductance traces. | | 2 | VCC1 | VCC1 is the positive supply voltage pin for the receiver base-band circuitry. VCC1 must be bypassed by an RF capacitor, which may be shared with VCC2. See the description of VCC2 (Pin 16) for additional information. | | 3 | RFA1 | | | 4 | NC | This pin should be left unconnected. | | 5 | BBOUT | BBOUT is the receiver base-band output pin. This pin drives the CMPIN pin through a coupling capacitor C <sub>BBO</sub> for internal data slicer operation. The time constant t <sub>BBC</sub> for this connection is: $t_{BBC} = 0.064 * C_{BBO}, \text{ where } t_{BBC} \text{ is in } \mu \text{s and } C_{BBO} \text{ is in } pF$ A ±10% ceramic capacitor should be used between BBOUT and CMPIN. The time constant can vary between t <sub>BBC</sub> and 1.8*t <sub>BBC</sub> with variations in supply voltage, temperature, etc. The optimum time constant in a given circumstance will depend on the data rate, data run length, and other factors as discussed in the <i>ASH Transceiver Designer's Guide</i> . A common criteria is to set the time constant for no more than a 20% voltage droop during SP <sub>MAX</sub> . For this case: $C_{BBO} = 70*SP_{MAX}, \text{ where } SP_{MAX} \text{ is the maximum signal pulse width in } \mu \text{s and } C_{BBO} \text{ is in } pF$ The output from this pin can also be used to drive an external data recovery process (DSP, etc.). The nominal output impedance of this pin is 1 K. When the receiver RF amplifiers are operating at a 50%-50% duty cycle, the BBOUT signal changes about 10 mV/dB, with a peak-to-peak signal level of up to 685 mV. For lower duty cycles, the mV/dB slope and peak-to-peak signal level are proportionately less. The signal at BBOUT is riding on a 1.1 Vdc value that varies somewhat with supply voltage and temperature, so it should be coupled through a capacitor to an external load. A load impedance of 50 K to 500 K in parallel with no more than 10 pF is recommended. When an external data recovery process is used with AGC, BBOUT must be coupled to the external data recovery process and CMPIN by separate series coupling capacitors. The AGC reset function is driven by the signal applied to CMPIN. When the receiver is in power-down (sleep) mode, the output impedance of this pin | | 6 | CMPIN | becomes very high, preserving the charge on the coupling capacitor. This pin is the input to the internal data slicers. It is driven from BBOUT through a coupling capacitor. The input impedance of this pin is 70 K to 100 K. | | 7 | RXDATA | RXDATA is the receiver data output pin. This pin will drive a 10 pF, 500 K parallel load. The peak current available from this pin increases with the receiver low-pass filter cutoff frequency. In the power-down (sleep) mode, this pin becomes high impedance. If required, a 1000 K pull-up or pull-down resistor can be used to establish a definite logic state when this pin is high impedance. If a pull-up resistor is used, the positive supply end should be connected to a voltage no greater than Vcc + 200 mV. | | 8 | NC | This pin may be left unconnected or may be grounded. | | 9 | LPFADJ | This pin is the receiver low-pass filter bandwidth adjust. The filter bandwidth is set by a resistor R <sub>I PF</sub> between this pin and | |-----|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | ground. The resistor value can range from 330 K to 820 ohms, providing a filter 3 dB bandwidth f <sub>I PF</sub> from 4.5 kHz to 1.8 MHz. | | | | The resistor value is determined by: | | | | $R_{LPF}$ = 1445/ $f_{LPF}$ , where $R_{LPF}$ is in kilohms, and $f_{LPF}$ is in kHz | | | | A $\pm 5\%$ resistor should be used to set the filter bandwidth. This will provide a 3 dB filter bandwidth between $f_{LPF}$ and 1.3* $f_{LPF}$ | | | | with variations in supply voltage, temperature, etc. The filter provides a three-pole, 0.05 degree equiripple phase response. The peak drive current available from RXDATA increases in proportion to the filter bandwidth setting. | | Pin | Name | Description | | 10 | GND2 | GND2 is an IC ground pin. It should be connected to GND1 by a short, low inductance trace. | | 11 | RREF | RREF is the external reference resistor pin. A 100 K reference resistor is connected between this pin and ground. A ±1% resistor tolerance is recommended. It is important to keep the total capacitance between ground, Vcc and this node to less than 5 pF to maintain current source stability. If THLD1 and/or THDL2 are connected to RREF through resistor values less | | | | that 1.5 K, their node capacitance must be added to the RREF node capacitance and the total should not exceed 5 pF. | | 12 | NC | This pin should be left unconnected. | | 13 | THLD1 | The THLD1 pin sets the threshold for the standard data slicer (DS1) through a resistor R <sub>TH1</sub> to RREF. The threshold is | | | | increased by increasing the resistor value. Connecting this pin directly to RREF provides zero threshold. The acceptable range for the resistor is 0 to 100 K, providing a THLD1 range of 0 to 90 mV. The resistor value is given by: $R_{TH1} = 1.11*V$ , where $R_{TH1}$ is in kilohms and the threshold V is in mV A ±1% resistor tolerance is recommended for the THLD1 resistor. | | 14 | PRATE | The interval between the falling edge of an ON pulse to the first RF amplifier and the rising edge of the next ON pulse to the first RF amplifier $t_{PRI}$ is set by a resistor $t_{PRI}$ between this pin and ground. The interval $t_{PRI}$ can be adjusted between 0.1 and | | | | 5 $\mu$ s with a resistor in the range of 51 K to 2000 K. The value of R <sub>PR</sub> is given by: | | | | $R_{PR} = 404^* t_{PRI} + 10.5$ , where $t_{PRI}$ is in $\mu$ s, and $R_{PR}$ is in kilohms | | | | A $\pm 5\%$ resistor value is recommended. When the PWIDTH pin is connected to Vcc through a 1 M resistor, the RF amplifiers operate at a nominal 50%-50% duty cycle, facilitating high data rate operation. In this case, the period $t_{PRC}$ from start-to-start | | | | of ON pulses to the first RF amplifier is controlled by the PRATE resistor over a range of 0.1 to 1.1 $\mu$ s using a resistor of 11 K to 220 K. In this case the value of R <sub>PR</sub> is given by: | | | | $R_{PR}$ = 198* $t_{PRC}$ - 8.51, where $t_{PRC}$ is in $\mu$ s and $R_{PR}$ is in kilohms | | | | A ±5% resistor value should also be used in this case. Please refer to the <i>ASH Transceiver Designer's Guide</i> for additional amplifier duty cycle information. It is important to keep the total capacitance between ground, Vcc and this pin to less than 5 pF to maintain stability. | | 15 | PWIDTH | The PWIDTH pin sets the width of the ON pulse to the first RF amplifier t <sub>PW1</sub> with a resistor R <sub>PW</sub> to ground (the ON pulse | | | | width to the second RF amplifier t <sub>PW2</sub> is set at 1.1 times the pulse width to the first RF amplifier). The ON pulse width t <sub>PW1</sub> | | | | can be adjusted between 0.55 and 1 µs with a resistor value in the range of 200 K to 390 K. The value of R <sub>PW</sub> is given by: | | | | $R_{PW}$ = 404* $t_{PW1}$ - 18.6, where $t_{PW1}$ is in $\mu$ s and $R_{PW}$ is in kilohms | | | | A ±5% resistor value is recommended. When this pin is connected to Vcc through a 1 M resistor, the RF amplifiers operate at | | | | a nominal 50%-50% duty cycle, facilitating high data rate operation. In this case, the RF amplifier ON times are controlled by the PRATE resistor as described above. It is important to keep the total capacitance between ground, Vcc and this node to less than 5 pF to maintain stability. When using the high data rate operation with the sleep mode, connect the 1 M resistor between this pin and CNTRL1 (Pin 17), so this pin is low in the sleep mode. | | 16 | VCC2 | VCC2 is the positive supply voltage pin for the receiver RF section. This pin must be bypassed with an RF capacitor, which may be shared with VCC1. VCC2 must also be bypassed with a 1 to 10 µF tantalum or electrolytic capacitor. | | 17 | CNTRL1 | CNTRL1 and CNTRL0 select the receiver modes. CNTRL1 and CNTRL0 both high place the unit in the receive mode. CNTRL1 and CNTRL1 both low place the unit in the power-down (sleep) mode. CNTRL1 is a high-impedance input (CMOS compatible). An input voltage of 0 to 300 mV is interpreted as a logic low. An input voltage of Vcc - 300 mV or greater is interpreted as a logic high. An input voltage greater than Vcc + 200 mV should not be applied to this pin. A logic high requires a maximum source current of 40 µA. Sleep mode requires a maximum sink current of 1 µA. This pin must be held at a logic level; it cannot be left unconnected. | | 18 | CNTRL0 | CNTRL0 is used with CNTRL1 to control the receiver modes. CNTRL0 is a high-impedance input (CMOS compatible). An input voltage of 0 to 300 mV is interpreted as a logic low. An input voltage of Vcc - 300 mV or greater is interpreted as a logic high. An input voltage greater than Vcc + 200 mV should not be applied to this pin. A logic high requires a maximum source current of 40 $\mu$ A. Sleep mode requires a maximum sink current of 1 $\mu$ A. This pin must be held at a logic level; it cannot be left unconnected. | | 19 | GND3 | GND3 is an IC ground pin. It should be connected to GND1 by a short, low inductance trace. | | 20 | RFIO | RFIO is the receiver RF input pin. This pin is connected directly to the SAW filter transducer. Antennas presenting an impedance in the range of 35 to 72 ohms resistive can be satisfactorily matched to this pin with a series matching coil and a shunt matching/ESD protection coil. Other antenna impedances can be matched using two or three components. For some impedances, two inductors and a capacitor will be required. A DC path from RFIO to ground is required for ESD protection. | Note: Specifications subject to change without notice.