

#### Important notice

Dear Customer,

On 7 February 2017 the former NXP Standard Product business became a new company with the tradename **Nexperia**. Nexperia is an industry leading supplier of Discrete, Logic and PowerMOS semiconductors with its focus on the automotive, industrial, computing, consumer and wearable application markets

In data sheets and application notes which still contain NXP or Philips Semiconductors references, use the references to Nexperia, as shown below.

Instead of <a href="http://www.nxp.com">http://www.nxp.com</a>, <a href="http://www.semiconductors.philips.com/">http://www.nxp.com</a>, <a href="http://www.nexperia.com/">http://www.nexperia.com/</a>, <a href="http://www.nexperia.com/">http://www.nexperia.com/</a>, <a href="http://www.nexperia.com/">use http://www.nexperia.com/</a>

Instead of sales.addresses@www.nxp.com or sales.addresses@www.semiconductors.philips.com, use salesaddresses@nexperia.com (email)

Replace the copyright notice at the bottom of each page or elsewhere in the document, depending on the version, as shown below:

- © NXP N.V. (year). All rights reserved or © Koninklijke Philips Electronics N.V. (year). All rights reserved

Should be replaced with:

- © Nexperia B.V. (year). All rights reserved.

If you have any questions related to the data sheet, please contact our nearest sales office via e-mail or telephone (details via **salesaddresses@nexperia.com**). Thank you for your cooperation and understanding,

Kind regards,

Team Nexperia

## **CBT16292**

# 12-bit 1-of-2 multiplexer/demultiplexer Rev. 02 — 18 April 2008

**Product data sheet** 

#### **General description** 1.

The CBT16292 is a 12-bit 1-of-2 high-speed TTL-compatible multiplexer/demultiplexer. The low ON resistance of the switch allows connections to be made with minimal propagation delay.

When the select input (S) is LOW, port nA is connected to port nB1 and port nB2 is connected to GND via an internal pull-down resistor (500  $\Omega$ ). When select input (S) is HIGH, port nA is connected to port nB2 and nB1 is connected to GND via an internal pull-down resistor (500  $\Omega$ ).

The CBT16292 is characterized for operation from -40 °C to +85 °C.

#### **Features** 2.

- $\blacksquare$  6  $\Omega$  switch connection between two ports
- TTL compatible input levels
- Break-before-make feature
- Internal 500 Ω pull-down resistors to ground
- ESD protection:
  - ◆ HBM JESD22-A114E Class 2 exceeds 2000 V
  - MM JESD22-A115-A exceeds 200 V
  - CDM JESD22-C101C exceeds 1000 V
- Latch-up performance exceeds 500 mA per JESD 78

#### **Ordering information** 3.

Table 1. **Ordering information** 

| Type number | Package           |         |                                                                        |          |  |  |  |
|-------------|-------------------|---------|------------------------------------------------------------------------|----------|--|--|--|
|             | Temperature range | Name    | Description                                                            | Version  |  |  |  |
| CBT16292DGG | –40 °C to 85 °C   | TSSOP56 | plastic thin shrink small outline package; 56 leads; body width 6.1 mm | SOT364-1 |  |  |  |



12-bit 1-of-2 multiplexer/demultiplexer

## 4. Functional diagram



12-bit 1-of-2 multiplexer/demultiplexer

## 5. Pinning information

#### 5.1 Pinning



### 5.2 Pin description

Table 2. Pin description

| Symbol         Pin         Description           S         1         select input           nA         2, 4, 6, 9, 11, 13, 15, 18, 21, 23, 25, 27         common input or output (1A to 12A) |    |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|
|                                                                                                                                                                                              |    |
| nA 2, 4, 6, 9, 11, 13, 15, 18, 21, 23, 25, 27 common input or output (1A to 12A)                                                                                                             |    |
|                                                                                                                                                                                              |    |
| n.c. 3, 5, 7, 10, 12, 14, 16, 20, 22, 24, 26, 28, 55, 56 not connected                                                                                                                       |    |
| GND 8, 19, 38, 49 ground (0 V)                                                                                                                                                               |    |
| V <sub>CC</sub> 17 supply voltage                                                                                                                                                            |    |
| nB1 54, 52, 50, 47, 45, 43, 41, 39, 36, 34, 32, 30 independent input or output (1B1 to 12B                                                                                                   | 1) |
| nB2 53, 51, 48, 46, 44, 42, 40, 37, 35, 33, 31, 29 independent input or output (1B2 to 12B)                                                                                                  | 2) |

#### 12-bit 1-of-2 multiplexer/demultiplexer

## 6. Functional description

Table 3. Function selection[1]

| S input | Channel on                                                                         |
|---------|------------------------------------------------------------------------------------|
| L       | nA to nB1 or nB1 to nA (nB2 connected to GND via internal resistor (500 $\Omega$ ) |
| Н       | nA to nB2 or nB2 to nA (nB1 connected to GND via internal resistor (500 $\Omega$ ) |

<sup>[1]</sup> H = HIGH voltage level; L = LOW voltage level.

## 7. Limiting values

Table 4. Limiting values [1][2]

In accordance with the Absolute Maximum Rating System (IEC 60134).

| Symbol           | Parameter               | Conditions                                                           | Min               | Max  | Unit |
|------------------|-------------------------|----------------------------------------------------------------------|-------------------|------|------|
| $V_{CC}$         | supply voltage          |                                                                      | -0.5              | +7.0 | V    |
| $V_{I}$          | input voltage           |                                                                      | [ <u>3</u> ] -0.5 | +7.0 | V    |
| I <sub>IK</sub>  | input clamping current  | $V_I < 0 V$                                                          | -50               | -    | mA   |
| I <sub>SW</sub>  | switch current          | continuous current through channel                                   | -128              | +128 | mA   |
| T <sub>stg</sub> | storage temperature     |                                                                      | -65               | +150 | °C   |
| P <sub>tot</sub> | total power dissipation | $T_{amb} = -40  ^{\circ}\text{C} \text{ to } +125  ^{\circ}\text{C}$ | [4] _             | 600  | mW   |

<sup>[1]</sup> Stresses beyond those listed may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

## 8. Recommended operating conditions

#### Table 5. Operating conditions

All unused control inputs of the device must be held at  $V_{CC}$  or GND to ensure proper device operation.

| Symbol           | Parameter                | Conditions            | Min | Max | Unit |
|------------------|--------------------------|-----------------------|-----|-----|------|
| $V_{CC}$         | supply voltage           |                       | 4.0 | 5.5 | V    |
| V <sub>IH</sub>  | HIGH-level input voltage |                       | 2.0 | -   | V    |
| V <sub>IL</sub>  | LOW-level input voltage  |                       | -   | 0.8 | V    |
| T <sub>amb</sub> | ambient temperature      | operating in free-air | -40 | +85 | °C   |

<sup>[2]</sup> The performance capability of a high-performance integrated circuit in conjunction with its thermal environment can create junction temperatures which are detrimental to reliability. The maximum junction temperature of this integrated circuit should not exceed 150 °C.

<sup>[3]</sup> The input and output negative voltage ratings may be exceeded if the input and output clamp current ratings are observed.

<sup>[4]</sup>  $P_{tot}$  derates linearly with 8 mW/K above 55 °C.

12-bit 1-of-2 multiplexer/demultiplexer

#### 9. Static characteristics

Table 6. Static characteristics

 $T_{amb} = -40 \,^{\circ}C$  to +85  $^{\circ}C$ .

| Symbol               | Parameter                          | Conditions                                                                                |     | Min | Typ[1] | Max  | Unit |
|----------------------|------------------------------------|-------------------------------------------------------------------------------------------|-----|-----|--------|------|------|
| $V_{IK}$             | input clamping voltage             | $V_{CC} = 4.5 \text{ V}; I_I = -18 \text{ mA}$                                            |     | -   | -      | -1.2 | V    |
| I <sub>I</sub>       | input leakage current              | $V_{CC} = 5.5 \text{ V}; V_I = V_{CC} \text{ or GND}$                                     |     | -   | -      | ±5   | μΑ   |
| I <sub>CC</sub>      | supply current                     | $V_{CC}$ = 5.5 V; $I_O$ = 0 mA;<br>$V_I$ = $V_{CC}$ or GND                                |     | -   | -      | 3    | μΑ   |
| $\Delta I_{CC}$      | additional supply current          | per input; $V_{CC} = 5.5 \text{ V}$ ; one input at 3.4 V, other inputs at $V_{CC}$ or GND | [2] | -   | -      | 2.5  | mA   |
| Cı                   | input capacitance                  | select input S; $V_{CC} = 5.0 \text{ V}$ ; $V_I = 3 \text{ V}$ or 0 V                     |     | -   | 4      | -    | pF   |
| C <sub>io(off)</sub> | off-state input/output capacitance | $V_O = 3 \text{ V or } 0 \text{ V}; V_{CC} = 0 \text{ V}$                                 |     | -   | 6      | -    | pF   |
| R <sub>ON</sub>      | ON resistance                      | V <sub>CC</sub> = 4.5 V                                                                   | [3] |     |        |      |      |
|                      |                                    | $V_I = 0 \ V; \ I_I = 64 \ mA$                                                            |     | -   | 8      | 12.5 | Ω    |
|                      |                                    | $V_{I} = 0 V; I_{I} = 30 mA$                                                              |     | -   | 8      | 11   | Ω    |
|                      |                                    | $V_1 = 2.4 \text{ V}; I_1 = 15 \text{ mA}$                                                |     | -   | 13     | 16   | Ω    |

<sup>[1]</sup> All typical values are measured at  $T_{amb}$  = 25 °C.

## 10. Dynamic characteristics

Table 7. Dynamic characteristics

 $T_{amb}$  = -40 °C to +85 °C;  $V_{CC}$  = 5.0 V  $\pm$  0.5 V; for test circuit see <u>Figure 6</u>.

| Symbol           | Parameter              | Conditions                       | Min                | Тур | Max | Unit |
|------------------|------------------------|----------------------------------|--------------------|-----|-----|------|
| $t_{pd}$         | propagation delay      | nA, nBn to nBn, nA; see Figure 4 | [1][2]             | -   | 0.4 | ns   |
| t <sub>en</sub>  | enable time            | S to nA, nBn; see Figure 5       | <sup>[2]</sup> 1.5 | -   | 6.0 | ns   |
| t <sub>dis</sub> | disable time           | S to nA, nBn; see Figure 5       | [2] 2.2            | -   | 5.5 | ns   |
| t <sub>b-m</sub> | break-before-make time | nA, nBn to nBn, nA               | <u>[3]</u> 0       | -   | 2.0 | ns   |

<sup>[1]</sup> This parameter is warranted but not production tested. The propagation delay is based on the RC time constant of the typical ON resistance of the switch and a load capacitance, when driven by an ideal voltage source (zero output impedance).

- $\begin{array}{ll} [2] & t_{pd} \text{ is the same as } t_{PLH} \text{ and } t_{PHL}. \\ & t_{en} \text{ is the same as } t_{PZL} \text{ and } t_{PZH}. \\ & t_{dis} \text{ is the same as } t_{PLZ} \text{ and } t_{PHZ}. \end{array}$
- [3] Time interval between break and make measured at the same operating point (V<sub>CC</sub> and temperature).

<sup>[2]</sup> This is the increase in supply current for each input that is at the specified TTL voltage level rather than  $V_{CC}$  or GND.

<sup>[3]</sup> Measured by the voltage drop between the A and the B terminals at the indicated current through the switch. ON resistance is determined by the lowest voltage of the two (A or B) terminals.

12-bit 1-of-2 multiplexer/demultiplexer

### 11. Waveforms



Measurement points are given in Table 8.

 $V_{OL}$  and  $V_{OH}$  are typical output voltage levels that occur with the output load.

Fig 4. Input (nA or nBn) to output (nBn or nA) propagation delays



Fig 5. Enable and disable times

Table 8. Measurement points

| Supply voltage  | Input          | Output       |                |
|-----------------|----------------|--------------|----------------|
| V <sub>CC</sub> | V <sub>M</sub> | VI           | V <sub>M</sub> |
| 4.5 V to 5.5 V  | 1.5 V          | GND to 3.0 V | 1.5 V          |

#### 12-bit 1-of-2 multiplexer/demultiplexer



Test data is given in Table 9.

Definitions for test circuit:

R<sub>L</sub> = Load resistance.

 $C_L$  = Load capacitance including jig and probe capacitance.

 $R_T$  = Termination resistance should be equal to the output impedance  $Z_0$  of the pulse generator.

 $V_{\text{EXT}}$  = External voltage for measuring switching times.

Fig 6. Test circuit

#### Table 9. Test data

| Supply voltage  | Input        | Load          |       | V <sub>EXT</sub> |                                     |                                     |                                     |
|-----------------|--------------|---------------|-------|------------------|-------------------------------------|-------------------------------------|-------------------------------------|
| V <sub>CC</sub> | VI           | $t_r = t_f$   | CL    | R <sub>L</sub>   | t <sub>PLH</sub> , t <sub>PHL</sub> | t <sub>PZH</sub> , t <sub>PHZ</sub> | t <sub>PZL</sub> , t <sub>PLZ</sub> |
| 4.5 V to 5.5 V  | GND to 3.0 V | $\leq$ 2.5 ns | 50 pF | $500~\Omega$     | open                                | open                                | 7.0 V                               |

#### 12-bit 1-of-2 multiplexer/demultiplexer

## 12. Package outline

TSSOP56: plastic thin shrink small outline package; 56 leads; body width 6.1 mm

SOT364-1



Notes

- 1. Plastic or metal protrusions of 0.15 mm maximum per side are not included.
- 2. Plastic interlead protrusions of 0.25 mm maximum per side are not included.

| OUTLINE  |     | REFER  | ENCES |   | EUROPEAN   | ISSUE DATE                      |
|----------|-----|--------|-------|---|------------|---------------------------------|
| VERSION  | IEC | JEDEC  | JEITA |   | PROJECTION | ISSUE DATE                      |
| SOT364-1 |     | MO-153 |       |   |            | <del>99-12-27</del><br>03-02-19 |
|          | •   |        |       | • | •          |                                 |

Fig 7. Package outline SOT364-1 (TSSOP56)

CBT16292\_2 © NXP B.V. 2008. All rights reserved.

12-bit 1-of-2 multiplexer/demultiplexer

## 13. Abbreviations

#### Table 10. Abbreviations

| Acronym | Description                 |
|---------|-----------------------------|
| CDM     | Charged Device Model        |
| DUT     | Device Under Test           |
| ESD     | ElectroStatic Discharge     |
| HBM     | Human Body Model            |
| MM      | Machine Model               |
| TTL     | Transistor-Transistor Logic |

## 14. Revision history

#### Table 11. Revision history

| Document ID    | Release date                                                                                                                                | Data sheet status     | Change notice | Supersedes |  |  |  |
|----------------|---------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|---------------|------------|--|--|--|
| CBT16292_2     | 20080418                                                                                                                                    | Product data sheet    | -             | CBT16292_1 |  |  |  |
| Modifications: | <ul> <li>The format of this data sheet has been redesigned to comply with the new identity<br/>guidelines of NXP Semiconductors.</li> </ul> |                       |               |            |  |  |  |
|                | <ul> <li>Legal texts have been adapted to the new company name where appropriate.</li> </ul>                                                |                       |               |            |  |  |  |
|                | <ul> <li>Changed t<sub>en</sub> from 5.8 ns to 6.0 ns in <u>Table 7 "Dynamic characteristics"</u>.</li> </ul>                               |                       |               |            |  |  |  |
| CBT16292_1     | 19990913                                                                                                                                    | Product specification | -             | -          |  |  |  |

#### 12-bit 1-of-2 multiplexer/demultiplexer

## 15. Legal information

#### 15.1 Data sheet status

| Document status[1][2]          | Product status[3] | Definition                                                                            |
|--------------------------------|-------------------|---------------------------------------------------------------------------------------|
| Objective [short] data sheet   | Development       | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet | Qualification     | This document contains data from the preliminary specification.                       |
| Product [short] data sheet     | Production        | This document contains the product specification.                                     |

- [1] Please consult the most recently issued document before initiating or completing a design.
- [2] The term 'short data sheet' is explained in section "Definitions"
- [3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL http://www.nxp.com.

#### 15.2 Definitions

Draft — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

#### 15.3 Disclaimers

**General** — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information.

Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

Suitability for use — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in medical, military, aircraft, space or life support equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental

damage. NXP Semiconductors accepts no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) may cause permanent damage to the device. Limiting values are stress ratings only and operation of the device at these or any other conditions above those given in the Characteristics sections of this document is not implied. Exposure to limiting values for extended periods may affect device reliability.

Terms and conditions of sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at <a href="http://www.nxp.com/profile/terms">http://www.nxp.com/profile/terms</a>, including those pertaining to warranty, intellectual property rights infringement and limitation of liability, unless explicitly otherwise agreed to in writing by NXP Semiconductors. In case of any inconsistency or conflict between information in this document and such terms and conditions, the latter will prevail.

**No offer to sell or license** — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

**Quick reference data** — The Quick reference data is an extract of the product data given in the Limiting values and Characteristics sections of this document, and as such is not complete, exhaustive or legally binding.

#### 15.4 Trademarks

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

#### 16. Contact information

For more information, please visit: <a href="http://www.nxp.com">http://www.nxp.com</a>

For sales office addresses, please send an email to: salesaddresses@nxp.com

### 12-bit 1-of-2 multiplexer/demultiplexer

## 17. Contents

| 1    | General description                |
|------|------------------------------------|
| 2    | Features                           |
| 3    | Ordering information               |
| 4    | Functional diagram 2               |
| 5    | Pinning information 3              |
| 5.1  | Pinning                            |
| 5.2  | Pin description                    |
| 6    | Functional description 4           |
| 7    | Limiting values 4                  |
| 8    | Recommended operating conditions 4 |
| 9    | Static characteristics 5           |
| 10   | Dynamic characteristics 5          |
| 11   | Waveforms 6                        |
| 12   | Package outline 8                  |
| 13   | Abbreviations9                     |
| 14   | Revision history 9                 |
| 15   | Legal information                  |
| 15.1 | Data sheet status                  |
| 15.2 | Definitions                        |
| 15.3 | Disclaimers                        |
| 15.4 | Trademarks10                       |
| 16   | Contact information                |
| 17   | Contents 11                        |

Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.



© NXP B.V. 2008.

All rights reserved.

For more information, please visit: http://www.nxp.com For sales office addresses, please send an email to: salesaddresses@nxp.com

Date of release: 18 April 2008

Document identifier: CBT16292\_2