



### **DUAL 5V REGULATOR WITH RESET**

- OUTPUT CURRENTS : I<sub>01</sub> = 400mA I<sub>02</sub> = 400mA
- FIXED PRECISION OUTPUT VOLTAGE 5V ± 2%
- RESET FUNCTION CONTROLLED BY INPUT VOLTAGE AND OUTPUT 1 VOLTAGE
- RESET FUNCTION EXTERNALLY PRO-GRAMMABLE TIMING
- RESET OUTPUT LEVEL RELATED TO OUT-PUT 2
- OUTPUT 2 INTERNALLY SWITCHED WITH ACTIVE DISCHARGING
- LOW LEAKAGE CURRENT, LESS THAN 1μA AT OUTPUT 1
- LOW QUIESCENT CURRENT (Input 1)
- INPUT OVERVOLTAGE PROTECTION UP TO 60V
- RESET OUTPUT HIGH
- OUTPUT TRANSISTORS SO A PROTECTION
- SHORT CIRCUIT AND THERMAL OVER-LOAD PROTECTION

### **DESCRIPTION**

The L4901A is a monolithic lov drop dual 5V regulator designed mainly for ביניף/ying microprocessor systems.

Reset and data sav + functions during switch on/off can be realized.

# HETTAWATT (Vertical) (Plastic Package) ORDERING NUMBER: L4901A

### PIN CONNECTION



June 2000 1/10

### **PIN DESCRIPTION**

| N° | Name                | Function                                                                                                                                                                                      |  |  |  |  |  |
|----|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| 1  | Input 1             | Low Quiescent Current 400mA Regulator Input.                                                                                                                                                  |  |  |  |  |  |
| 2  | Input 2             | 400mA regulator input.                                                                                                                                                                        |  |  |  |  |  |
| 3  | Timing<br>Capacitor | If Reg. 2 is switched-ON the delay capacitor is charged with a 10μA constant current. When Reg. 2 is switched-OFF the delay capacitor is decharged.                                           |  |  |  |  |  |
| 4  | GND                 | Common Ground.                                                                                                                                                                                |  |  |  |  |  |
| 5  | Reset<br>Output     | When pin 3 reaches 5V the reset output is switched high. Therefore $t_{RD} = C_t \left( \frac{5V}{10\mu A} \right)$ ; $t_{RD} \left( ms \right) = C_t \left( nF \right)$                      |  |  |  |  |  |
| 6  | Output 2            | 5V $-$ 400mA Regulator Output. Enabled if V <sub>o</sub> 1 > V <sub>RT</sub> and V <sub>IN 2</sub> > V <sub>IT</sub> . If Reg. 2 is switched-OFF the C <sub>02</sub> capacitor is discharged. |  |  |  |  |  |
| 7  | Output 1            | 5V – 400mA regulator output with Low leakage (in switch-OFF condition).                                                                                                                       |  |  |  |  |  |

### **BLOCK DIAGRAM**



### **SCHEMATIC DIAGRAM**



### **ABSOLUTE MAXIMUM RATINGS**

| Symbol          | Parameter                                                  | Value              | Unit |
|-----------------|------------------------------------------------------------|--------------------|------|
| V <sub>IN</sub> | DC Input Voltage<br>Transient Input Overvoltage (t = 40ms) | 24<br>60           | V    |
| Io              | Output Current                                             | Internally Limited |      |
| Tj              | Storage and Junction Temperature                           | - 40 to 150        | °C   |

### THERMAL DATA

| Symbol                | Parameter                             | Value | Unit |
|-----------------------|---------------------------------------|-------|------|
| R <sub>th (j-c)</sub> | Thermal Resistance Junction-case Max. | 4     | °C/W |

## **ELECTRICAL CHARACTERISTICS** ( $V_{IN} = 14$ , 4V, $T_{amb} = 25^{\circ}C$ unless otherwise specified)

| Symbol                           | Parameter                       | Test Conditions                                                              | Min.                   | Тур.              | Max.                  | Unit   |
|----------------------------------|---------------------------------|------------------------------------------------------------------------------|------------------------|-------------------|-----------------------|--------|
| Vi                               | DC Operating Input Voltage      |                                                                              |                        | $\sim$ C          | 20                    | V      |
| V <sub>01</sub>                  | Output Voltage 1                | R Load 1kΩ                                                                   | 4.95                   | 5.05              | 5.15                  | V      |
| V <sub>02 H</sub>                | Output Voltage 2 HIGH           | R Load 1kΩ                                                                   | V <sub>01</sub> –0.1   | 5                 | V <sub>01</sub>       | V      |
| V <sub>02</sub> L                | Output Voltage 2 LOW            | $I_{02} = -5 \text{mA}$                                                      | 10                     | 0.1               |                       | V      |
| I <sub>01</sub>                  | Output Current 1                | $\Delta V_{01} = -100 \text{mV}$                                             | 400                    |                   |                       | mA     |
| I <sub>L01</sub>                 | Leakage Output 1 Current        | $V_{IN} = 0, V_{01} \le 3V$                                                  |                        |                   | 1                     | μΑ     |
| I <sub>02</sub>                  | Output Current 2                | $\Delta V_{02} = -100 \text{mV}$                                             | 400                    |                   |                       | mA     |
| V <sub>101</sub>                 | Output 1 Dropout Voltage (*)    | I <sub>01</sub> = 10mA<br>I <sub>01</sub> = 100mA<br>I <sub>01</sub> = 300mA |                        | 0.7<br>0.8<br>1.1 | 0.8<br>1<br>1.4       | V<br>V |
| V <sub>IT</sub>                  | Input Threshold Voltage         | 51                                                                           | V <sub>01</sub> + 1.2  | 6.4               | V <sub>01</sub> + 1.7 | V      |
| V <sub>ITH</sub>                 | Input Threshold Voltage Hyst.   |                                                                              |                        | 250               |                       | mV     |
| $\Delta V_{01}$                  | Line Regulation 1               | $7V < V_{IN} < 18V, I_{01} = 5mA$                                            |                        | 5                 | 50                    | mV     |
| $\Delta V_{02}$                  | Line Regulation 2               | $7V < V_{IN} < 18V, I_{02} = 5mA$                                            |                        | 5                 | 50                    | mV     |
| $\Delta V_{01}$                  | Load Regulation 1               | 5mA < I <sub>01</sub> < 400mA                                                |                        | 50                | 100                   | mV     |
| $\Delta V_{02}$                  | Load Regulation 2               | 5mA < I <sub>01</sub> < 400mA                                                |                        | 50                | 100                   | mV     |
| ΙQ                               | Quiescent Current               | $I_{02} = I_{01} \le 5mA \\ 0 < V_{IN} < 13V \\ 7V < V_{IN} < 13V$           |                        | 4.5<br>1.6        | 6.5<br>3.5            | mA     |
| I <sub>Q1</sub>                  | Quiescent Current 1             | $I_{01} \le 5\text{mA}, I_{02} = 0, V_{IN2} = 0$<br>6.3V < $V_{IN} < 13V$    |                        | 0.6               | 0.9                   | mA     |
| $V_{RT}$                         | Reset Threshold Voltage         |                                                                              | V <sub>02</sub> – 0.15 | 4.9               | V <sub>02</sub> -0.05 | V      |
| $V_{RTH}$                        | Reset Threshold Hysteresis      |                                                                              | 30                     | 50                | 80                    | mV     |
| $V_{RH}$                         | Reset Output Voltage HIGH       | $I_R = 500\mu A$                                                             | V <sub>02</sub> – 1    | 4.12              | V <sub>02</sub>       | V      |
| $V_{RL}$                         | Reset Output Voltage LOW        | $I_R = -<0>5mA$                                                              |                        | 0.25              | 0.4                   | V      |
| t <sub>RD</sub>                  | Reset Pulse Delay               | $C_t = 10nF$                                                                 | 3                      | 5                 | 11                    | ms     |
| t <sub>d</sub>                   | Timing Capacitor Discharge Time | $C_t = 10nF$                                                                 |                        |                   | 20                    | μs     |
| $\frac{\Delta V_{01}}{\Delta T}$ | Thermal Drift                   | $-20^{\circ}\text{C} \le \text{T}_{amb} \le 125^{\circ}\text{C}$             |                        | 0.3 –<br>0.8      |                       | mV/°C  |
| $\frac{\Delta V_{02}}{\Delta T}$ | Thermal Drift                   | $-20^{\circ}\text{C} \le \text{T}_{\text{amb}} \le 125^{\circ}\text{C}$      |                        | 0.3 –<br>0.8      |                       | mV/°C  |
| SVR1                             | Supply Voltage Rejection        | f = 100Hz, V <sub>R</sub> = 0.5V                                             | 50                     | 84                |                       | dB     |
| SVR2                             | Supply Voltage Rejection        | lo = 100mA                                                                   | 50                     | 80                |                       | dB     |

<sup>\*</sup> The dropout voltage is defined as the difference between the input and the output voltage when the output voltage is lowered of 25 mV under constant output current condition.



### **TEST CIRCUIT**



### **APPLICATION INFORMATION**

In power supplies for  $\mu P$  systems it is necessary to provide power continuously to avoid loss of information in memories and in time of day clocks, or to save data when the primary supply is removed. The L4901A makes it very easy to supply such equipments; it provides two voltage regulators (both 5 V high precision) with separate inputs plus a reset output for the data save function.

### **CIRCUIT OPERATION** (see Figure 1)

After switch on Reg. 1 saturates until  $V_{01}$  rises to the nominal value.

When the input 2 reaches  $V_{IT}$  and the output 1 is higher than  $V_{RT}$  the output 2 ( $V_{02}$ ) switches on and the reset output ( $V_R$ ) also goes high after a pro-

grammable time T<sub>RD</sub> (timing capacitor).

 $V_{02}$  and  $V_R$  are switched together at low level when one of the following conditions occurs :

- an input overvoltage
- an overload on the output 1 ( $V_{01} < V_{RT}$ );
- a switch off (V<sub>IN</sub> < V<sub>IT</sub> V<sub>ITH</sub>);

and they start again as before when the condition is removed.

An overload on output 2 does not switch Reg. 2, and does not influence Reg. 1.

The V<sub>01</sub> output features:

- 5 V internal reference without voltage divider between the output and the error comparator;
- very low drop series regulator element utilizing current mirrors;

permit high output impedance and then very low leakage current error even in power down condi-

Figure 1



tion.

This output may therefore be used to supply circuits continuously, such as volatile RAMs, allowing the use of a back-up battery. The  $V_{01}$  regulator also features low consumption (0.6 mA typ.) to minimize battery drain in applications where the  $V_1$  regulator is permanently connected to a battery supply.

The  $V_{02}$  output can supply other non essential 5 V circuits which may be powered down when the system is inactive, or that must be powered down to prevent uncorrect operation for supply voltages below the minimum value.

The reset output can be used as a "POWER DOWN

INTERRUPT", permitting RAM access only in correct power conditions, or as a "BACK-UP ENABLE" to transfer data into in a NV SHADOW MEMORY when the supply is interrupted.

### **APPLICATIONS SUGGESTIONS**

Figure 2 shows an application circuit for a  $\mu P$  system typically used in trip computers or in car radios with programmable tuning.

Reg. 1 is permanently connected to a battery and supplies a CMOS time-of-day clock and a CMOS microcomputer chip with volatile memory.

Reg. 2 may be switched OFF when the system is

Figure 2



Figure 3: P.C. Board Component Layout of Figure 2.



57

inactive.

Figure 4 shows the L4901A with a back up battery on the  $V_{01}$  output to maintain a CMOS time-of-day clock and a stand by type N-MOS  $\mu P$ . The reset output makes sure that the RAM is forced into the low consumption stand by state, so the access to memory is inhibit and the back up battery voltage

cannot drop so low that memory contents are corrupted.

In this case the main on-off switch disconnects both regulators from the supply battery.

The L4901A is also ideal for microcomputer systems using battery backup CMOS static RAMs. As shown in Figure 5 the reset output is used both to

Figure 4



Figure 5



disable the  $\mu P$  and, through the address decoder M74HC138, to ensure that the RAMS are disabled as soon as the main supply starts to fall.

Another interesting application of the L4901A is in  $\mu P$  system with shadow memories (see Figure 6).

When the input voltage goes below  $V_{IT}$ , the reset ouput enables the execution of a routine that saves the machine's state in the shadow RAM (xicor x 2201 for example).

Thanks to the low consumption of the Reg. 1 a

Figure 6



Figure 7: Quiescent Current (reg.1) versus Output Current



Figure 8 : Quiescent Current (reg.1) versus Input Voltage



Figure 9: Total Quiescent Current versus Input Voltage



Figure 11: Regulator 1 Output Current and Short Circuit Current versus Input Voltage



Figure 10 : Regulator 1 Output Current and Short Circuit Current versus Input Voltage



Figure 12 : Supply Voltage Rejection
Regulators 1 and 2 versus Input Ripple Frequence



8/10

| D.114 | mm         |       |       | inch  |       |       |  |
|-------|------------|-------|-------|-------|-------|-------|--|
| DIM.  | MIN.       | TYP.  | MAX.  | MIN.  | TYP.  | MAX.  |  |
| Α     |            |       | 4.8   |       |       | 0.189 |  |
| С     |            |       | 1.37  |       |       | 0.054 |  |
| D     | 2.4        |       | 2.8   | 0.094 |       | 0.110 |  |
| D1    | 1.2        |       | 1.35  | 0.047 |       | 0.053 |  |
| Е     | 0.35       |       | 0.55  | 0.014 |       | 0.022 |  |
| E1    | 0.7        |       | 0.97  | 0.028 |       | 0.038 |  |
| F     | 0.6        |       | 0.8   | 0.024 |       | 0.031 |  |
| F1    |            |       | 0.9   |       |       | 0.035 |  |
| G     | 2.34       | 2.54  | 2.74  | 0.095 | 0.100 | 0.105 |  |
| G1    | 4.88       | 5.08  | 5.28  | 0.193 | 0.200 | 0.205 |  |
| G2    | 7.42       | 7.62  | 7.82  | 0.295 | 0.300 | 0.307 |  |
| H2    |            |       | 10.4  |       |       | 0.409 |  |
| Н3    | 10.05      |       | 10.4  | 0.396 |       | 0.409 |  |
| L     | 16.7       | 16.9  | 17.1  | 0.657 | 0.668 | 0.673 |  |
| L1    |            | 14.92 |       |       | 0.587 |       |  |
| L2    | 21.24      | 21.54 | 21.84 | 0.386 | 0.848 | 0.860 |  |
| L3    | 22.27      | 22.52 | 22.77 | 0.877 | 0.891 | 0.896 |  |
| L4    |            |       | 1.29  |       |       | 0.051 |  |
| L5    | 2.6        | 2.8   | 3     | 0.102 | 0.110 | 0.118 |  |
| L6    | 15.1       | 15.5  | 15.8  | 0.594 | 0.610 | 0.622 |  |
| L7    | 6          | 6.35  | 6.6   | 0.236 | 0.250 | 0.260 |  |
| L9    |            | 0.2   |       |       | 0.008 |       |  |
| М     | 2.55       | 2.8   | 3.05  | 0.100 | 0.110 | 0.120 |  |
| M1    | 4.83       | 5.08  | 5.33  | 0.190 | 0.200 | 0.210 |  |
| V4    | 40° (typ.) |       |       |       |       |       |  |
| Dia   | 3.65       |       | 3.85  | 0.144 |       | 0.152 |  |

# OUTLINE AND MECHANICAL DATA





47/



Information furnished is believed to be accurate and reliable. However, STMicroelectronics assumes no responsibility for the consequences of use of such information nor for any infringement of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of STMicroelectronics. Specification mentioned in this publication are subject to change without notice. This publication supersedes and replaces all information previously supplied. STMicroelectronics products are not authorized for use as critical components in life support devices or systems without express written approval of STMicroelectronics.

### The ST logo is a registered trademark of STMicroelectronics

© 2000 STMicroelectronics – Printed in Italy – All Rights Reserved
STMicroelectronics GROUP OF COMPANIES

Australia - Brazil - China - Finland - France - Germany - Hong Kong - India - Italy - Japan - Malaysia - Malta - Morocco Singapore - Spain - Sweden - Switzerland - United Kingdom - U.S.A.

http://www.st.com

